Computer Engineering and Applications ›› 2010, Vol. 46 ›› Issue (1): 54-56.DOI: 10.3778/j.issn.1002-8331.2010.01.018
• 研发、设计、测试 • Previous Articles Next Articles
CUI Ya-lei,DAI Zi-bin
Received:
Revised:
Online:
Published:
Contact:
崔亚磊,戴紫彬
通讯作者:
Abstract: This paper proposes a framework of NCL circuits parallel processing for reducing the NCL data wave time.After the two dual-rail data waves through the parallel circuits,the next null data has been calculated,so,the data to data cycle time has been shortened.Taking the 4×4 multiplier for example,the circuits have been fabricated in 0.18 ?滋m CMOS process.In the case of non-pipelining module,TDD has reduced 32.9% and in the case of 2 stage pipelining module,TDD has reduced 33.2%.
Key words: Null Convention Logic(NCL) circuits, parallel processing, asynchronous circuits
摘要: 针对NCL电路数据编码方式的特点,提出了一种并行数据处理的NCL电路结构,通过同时对两路双轨编码数据流的并行处理,提前计算出下一个无效数据,缩短了无效数据维持时间。此结构应用到4×4乘法器的设计,采用COMS 0.18 ?滋m工艺,乘法器在非流水模式下和2级流水模式下分别进行了综合、布局布线和仿真,与传统NCL 4×4乘法器相比,无效数据维持时间分别缩短了32.9%和33.2%。
关键词: 零约束逻辑电路, 并行处理, 异步电路
CLC Number:
TP332
CUI Ya-lei,DAI Zi-bin. Research of NCL circuits parallel processing architecture[J]. Computer Engineering and Applications, 2010, 46(1): 54-56.
崔亚磊,戴紫彬. NCL电路并行处理结构研究[J]. 计算机工程与应用, 2010, 46(1): 54-56.
0 / Recommend
Add to citation manager EndNote|Ris|BibTeX
URL: http://cea.ceaj.org/EN/10.3778/j.issn.1002-8331.2010.01.018
http://cea.ceaj.org/EN/Y2010/V46/I1/54