计算机工程与应用 ›› 2011, Vol. 47 ›› Issue (23): 76-78.

• 研发、设计、测试 • 上一篇    下一篇

一种wallace树压缩器硬件结构的实现

管幸福,余宁梅,路 伟   

  1. 西安理工大学 自动化与信息工程学院,西安 710048
  • 收稿日期:1900-01-01 修回日期:1900-01-01 出版日期:2011-08-11 发布日期:2011-08-11

Realization of wallace tree style compressor hardware structure

GUAN Xingfu,YU Ningmei,LU Wei   

  1. School of Automation and Information Engineering,Xi’an University of Technology,Xi’an 710048,China
  • Received:1900-01-01 Revised:1900-01-01 Online:2011-08-11 Published:2011-08-11

摘要: 设计了一种用于32位浮点乘法器尾数乘部分的wallace树压缩器的硬件结构实现方法,通过3-2和4-2压缩的混合搭配,构成一种新的wallace树压缩器,采用verilog硬件描述语言实现RTL级代码的编写,并使用VCS进行功能仿真,然后在SMIC0.13 μm的工艺下,用synopsys DC进行逻辑综合、优化。结果表明,这种压缩器在部分积的压缩过程中,有效地提高了运算速度,并在很大程度上减小了硬件实现面积。

关键词: 3-2压缩器, 4-2压缩器, wallace树压缩器

Abstract: This paper describes a hardware structure realization method of wallace tree compressor used for mantissa product of 32-bit float-point multiplying unit.Mixed with 3-2 and 4-2 compressor,wallace tree compressor adopts hardware description language to realize the RTL code writing,and makes use of VCS for functional simulation and synopsys DC for logic synthesis and optimization under SMIC0.13 μm processes.The results show that this kind of compressor benefits the increasing of arithmetic speed during compression process of partial product and reducing of hardware realization area to a large extent.

Key words: 3-2 compressor, 4-2 compressor, wallace tree compressor