计算机工程与应用 ›› 2014, Vol. 50 ›› Issue (22): 73-78.

• 理论研究、研发设计 • 上一篇    下一篇

采用SRIO协议实现多DSP实时系统图像数据传输

宁赛男1,2,3,朱  明3,孙宏海3,张  叶3   

  1. 1.中国科学院 航空光学成像与测量重点实验室,长春 130033
    2.中国科学院大学,北京 100039
    3.中国科学院 长春光学精密机械与物理研究所图像室,长春 130033
  • 出版日期:2014-11-15 发布日期:2014-11-13

Implementation of image data transmission in multi-DSP real-time system based on SRIO

NING Sainan1,2,3, ZHU Ming3, SUN Honghai3, ZHANG Ye3   

  1. 1.Key Laboratory of Airborne Optical Imaging and Measurement, Chinese Academy of Sciences, Changchun 130033, China
    2.Graduate University of Chinese Academy of Sciences, Beijing 100039, China
    3.Image Lab, Changchun Institute of Optics, Fine Mechanics and Physics, Academy of Sciences, Changchun 130033, China
  • Online:2014-11-15 Published:2014-11-13

摘要: 针对高速实时图像处理系统数据量大、算法复杂度高等特点,从系统的处理性能、缓存容量、传输带宽三个要点考虑,设计了一种基于FPGA+4DSP架构的实时图像并行处理系统,使用SRIO互连技术取代传统EMIF方式实现DSP间、DSP与FPGA中间的数据传输。实验结果表明,系统传输带宽峰值为312.5 MB/s,这种新的嵌入式实时图像处理平台能够实时采集传输处理1k?1k@100 f/s高分辨率图像数据,并且具有可靠性高、通用性强、灵活性好的优点。

关键词: 图像处理, 多数字信号处理器, 现场可编程门阵列, 串行高速输入输出

Abstract: The high-speed real-time usually has a huge number of data with intricate algorithms;therefore it is difficult to transmit the image data real-timely in the real-system. It is that acquisition speed and transmission speed and memory capability must be considered. In the traditional method, the image data is usually capture and transport through parallel interfaces, which possess lager areas and pins in the resource limited embedded system. A new platform of image processing system is advanced based on the Serial RapidIO(SRIO) interface with one Xilinx’s FPGA chip XC5VSX50T and four TI’s DSP chip TMS320C6455. The system can real-timely transmit the image data at a high very speed of 3.125 MB/s. Since its stability, portability and feasibility has been tested, the system can service as a reference model for such a real-time image processing system designs.

Key words: image processing, multi-DSP, Field Programmable Gate Array(FPGA), Serial RapidIO(SRIO)