Computer Engineering and Applications ›› 2009, Vol. 45 ›› Issue (28): 86-88.DOI: 10.3778/j.issn.1002-8331.2009.28.025

• 研发、设计、测试 • Previous Articles     Next Articles

New method of testability analysis

XING Jun   

  1. Department of Computer Science,Mudanjiang Teachers Colleges,Mudanjiang,Heilongjiang 157012,China
  • Received:2009-04-14 Revised:2009-06-15 Online:2009-10-01 Published:2009-10-01
  • Contact: XING Jun

一种可测性分析的新方法

邢 军   

  1. 牡丹江师范学院 计算机科学与技术系,黑龙江 牡丹江 157012
  • 通讯作者: 邢 军

Abstract: This paper proposes a VLSI high-level testability analysis(TA) new approach HLTA-TTED based on Timed Taylor Expansion Diagram(TTED),which models the critical sensitization path with TTED and establishes a unique representation model of certainty and probability failure.The line’s sensitization is obtained by using the symbolic variable.Considering the case of single sensitization and multi-sensitization of the circuit,this paper computes and analyzes the testability of the circuit.A good result is obtained at last,the experiment confirms the approach’s effectiveness.

Key words: Very Large Scale Integrated circuits(VLSI), testability, sensitization equation, Timed Taylor Expansion Diagram(TTED)

摘要: 提出一种基于时序泰勒展开图(TTED)的VLSI高层可测性分析(TA)新方法,以时序泰勒展开图(TTED)为关键敏化路径建模,建立起确定性和概率性故障的统一表示模型。利用符号变量获取线路的敏感性,并且考虑电路的单敏化和多敏化情况,进行电路的可测性计算和分析,取得了较好的效果,实验证实了该方法的有效性。

关键词: 超大规模集成电路(VLSI), 可测性, 敏化方程, 时序泰勒展开图

CLC Number: